**USN** ## First Semester MCA Degree Examination, February 2013 **Fundamentals of Computer Organization** Max. Marks: 100 Time: 3 hrs. ## Note: Answer any FIVE full questions. - 1 a. i) $(123.12)_{10} = (?)_2$ ii) $(123.12)_8 = (?)_{16}$ $(101101.11)_2 = (2)_{10}$ iv) $(A35.B)_{16} = (?)_{10}$ v) $(123.12)_{10} = (?)_8$ $(6BCD)_{16} = (?)_{8}$ - b. List and explain basic gates. (05 Marks) (03 Marks) (12 Marks) - c. Construct a logic circuit using basic gates for $Z = (A + B + \overline{C} D \overline{E}) + \overline{B} C \overline{D}$ - 2 $Y = \overline{\overline{A}} B + \overline{\overline{A}} + \overline{A} B$ Simplify the following expressions: i) using Boolean laws ii) $Z = \overline{C}(\overline{A} \overline{B} \overline{D} + \overline{D}) + A \overline{B} C + \overline{D} - using K - map.$ (06 Marks) - b. Explain binary addition—subtraction logic network for signed numbers. (08 Marks) - c. Explain how the performance of the system can be improved with the help of basic performance equation. (06 Marks) - a. Explain full subtractor using two half-subtractors, with neat sketch. 3 (08 Marks) - b. With neat diagram, explain how the instruction Add R<sub>0</sub>, R<sub>1</sub> is executed by the computer. (The diagram showing connection between processor and memory). (08 Marks) - c. What are condition code flags? Explain. (04 Marks) - a. Write a program to evaluate the expression $Z = (A^* B) + (C * D)$ using one address, two 4 - address and three – address instruction format. - b. Registers R<sub>1</sub> and R<sub>2</sub> of a computer contain the decimal value 1200 and 4600. What is EA of the memory operand in each of the following instructions Load 20(R<sub>L</sub>), R<sub>5</sub> - iii) Store $R_5$ , $30(R_1, R_2)$ iv) Subtract $(R_1) + R_5$ . ii) Move # 2000, R<sub>5</sub> c. Explain the Big - Endian and Little - Endian assignments for byte and word addressing, (06 Marks) with neat diagram. - Why bus arbitration is required? Illustrate the two approaches of bus arbitration. 5 - b. Explain the I/O techniques in which CPU is not continuously involved in data transfer. (10 Marks) - (10)Marks) a. Explain the direct mapped cache and associative mapping, with a neat diagram. 6 - (10 Marks) Explain the internal organization of $2M \times 8$ memory chip with neat diagram. - Explain Booth's algorithm to multiply two signed numbers, with example $(+13) \times (-6)$ . 7 (08 Marks) - b. Explain integer division, with neat diagram for circuit arrangement for binary division. Explain the algorithms for restoring and non – restoring division method. (12 Marks) - Write short notes on: 8 - Assembler Directives - b. IEEE floating point standards - Virtual memory - d. NAND gate as universal gate. (20 Marks)